# Analysis of D-Q Small-Signal Impedance of Grid-Tied Inverters

Bo Wen, *Member, IEEE*, Dushan Boroyevich, *Fellow, IEEE*, Rolando Burgos, *Member, IEEE*, Paolo Mattavelli, *Fellow, IEEE*, and Zhiyu Shen, *Member, IEEE* 

Abstract—This paper analyzes the small-signal impedance of three-phase grid-tied inverters with feedback control and phaselocked loop (PLL) in the synchronous reference (d-q) frame. The result unveils an interesting and important feature of three-phase grid-tied inverters – namely, that its q-q channel impedance behaves as a negative incremental resistor. Moreover, this paper shows that this behavior is a consequence of grid synchronization, where the bandwidth of the PLL determines the frequency range of the resistor behavior, and the power rating of the inverter determines the magnitude of the resistor. Advanced PLL, current, and power control strategies do not change this feature. An example shows that under weak grid conditions, a change of the PLL bandwidth could lead the inverter system to unstable conditions as a result of this behavior. Harmonic resonance and instability issues can be analyzed using the proposed impedance model. Simulation and experimental measurements verify the analysis.

*Index Terms*—Impedance, inverters, negative resistance circuits, Nyquist stability, stability, synchronization.

#### I. Introduction

RID-TIED inverters are the key components that deliver renewable energy to the grid [1], [2]. They are typically controlled as current sources injecting current to the grid. With the increasing prevalence of renewable energy resources, power quality and stability issues induced by grid-tied inverters becomes more and more important [3]–[7]. Harmonic pollution could happen due to the interaction between inverter and grid impedance [3], [5], [7]. Large grid impedance could destabilize the inverter system [4], [8]. In order to deliver power to the grid, frequency and phase angle of the inverter output current should synchronize with grid voltage, which is usually served by phase-locked loop (PLL) [9], [10]. Some recent literatures discovered that PLL has a negative impact on the system stability [8], [11]–[14].

Manuscript received August 8, 2014; revised November 24, 2014; accepted January 12, 2015. Date of publication January 30, 2015; date of current version September 21, 2015. This work was supported by the Center for Power Electronics Systems Renewable Energy and Nanogrids mini-consortium. Recommended for publication by Associate Editor J. R. Espinoza.

- B. Wen is with Department Engineering, Electrical Engineering Division, University of Cambridge, Cambridge CB3 0FZ, U.K. (e-mail: bw370@cam.ca.uk).
- D. Boroyevich, R. Burgos, and Z. Shen are with the Bradley Department of Electrical and Computer Engineering, Center for Power Electronics Systems, Virginia Tech, Blacksburg, VA 24061 USA (e-mail: dushan@vt.edu; rolando@vt.edu; shenzy@vt.edu).
- P. Mattavelli is with University of Padova, Vicenza 36100, Italy (e-mail: paolo.mattavelli@unipd.it).
- Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/TPEL.2015.2398192

In the past, instability issues of power electronics related systems are mainly believed to be caused by the negative incremental resistors of dc-dc, dc-ac converters in dc systems [15]–[17], and ac–dc converters in ac systems [18]–[20]. The negative incremental resistors are results of the output voltage regulation of these converters. Together with the high efficiency features of these converters, they become constant power loads (CPL), which consumes a fixed amount of power regardless what the supply voltage is. The input current increases when the supply voltage decreases, and vice versa. The negative resistor in combination with other components in the system can under certain conditions constitute a negative resistor oscillator, and is the origin of the system potential instability [16]–[20]. This kind instability can be analyzed by applying Nyquist stability criterion to the impedance ratio between source and load in the dc system [16]. For a three-phase ac system, no dc operation point exits in the stationary frame. By doing a transformation from the stationary frame to the synchronous reference (d-q)frame, a three-phase ac system becomes two coupled dc systems. Small-signal impedances in the d-q frame can then be derived by doing traditional linearization [8], [22], [23]. Differing from impedances of dc-dc converters, impedances of three-phase ac converters are  $2 \times 2$  matrices. The CPL behavior and negative incremental resistor behavior is found in the d-dchannel impedance  $(Z_{dd})$  of the matrices [18], [19]. Measurement techniques and devices for d-q frame impedances are also developed [24]–[28]. Small-signal stability of the three-phase ac system can then be analyzed based on d-q impedances and generalized Nyquist Criterion (GNC) [29]–[34], [36].

Grid-tied inverters are not CPLs. They are typically controlled as current sources using single output current feedback controller or power sources using both current and power controllers as shown in Fig. 1. Instability in grid-tied inverter systems was not analyzed using the negative incremental resistor concept in the past [3]-[7]. Recently, Harnefors et al. [8] modeled the effect of PLL by introducing system and converter d-q frames. It shows that high bandwidth PLL increases the negative real part of the inverter output impedance, which could destabilize the system [8], [11]. Wen et al. [12] gave the full impedance model of the grid-tied inverter considering current feedback control and PLL in d-q frame. The model shows that PLL shapes q–q channel output impedance ( $Z_{qq}$ ) of the grid-tied inverter as a negative incremental resistor within its bandwidth. Later on, Messo et al. [21] also showed the same conclusion, using a model that ignores the coupling effect between d channel and q channel. This model predicts the inverter impedances well for unity power factor application where the coupling effect can be ignored. However, for a three-phase system with reactive



Fig. 1. Grid-tied inverter with feedback control and PLL.

power, the coupling effect between d and q channels is significant; this model cannot predict the impedance under this condition.

Instead, this paper proposes a full analytical model for the output impedance of the three-phase grid-tied inverter in the d-q frame, considering the effect of PLL, and feedback control as shown in Fig. 1. Using the proposed model, inverter small-signal impedances are characterized with different control strategies. Specifically, impedance values are shown in the form of Bode plots, which clearly demonstrate the negative resistor behavior of  $Z_{qq}$ . An analytical expression for the negative resistor is given. The model shows that a higher PLL bandwidth will produce a wider frequency range of the negative resistor, and a higher power rating of the inverter will result in a lower magnitude of the resistor. The model is verified by measured impedance. The model also indicates that under weak grid conditions, the negative incremental resistor of  $Z_{qq}$  could lead the system to unstable conditions.

Small-signal impedances of power converters are the linearization around their dc operation points. Recently, small-signal impedances and stability analysis of three-phase converters were also developed in the stationary frame using harmonic linearization on ac signals [5], [31], [35]. This paper focuses on the traditional d-q impedance analysis in the synchronous reference frame.

The rest of this paper includes seven sections. Section II shows the power stage small-signal model of the grid-tied inverter. Section III models the effect of PLL on the inverter impedances. Section IV models the inverter impedances with current feedback control. Section V models the effect of power feedback control on the inverter impedances. Section VI shows the stability analysis using the proposed model. Section VII shows the experimental verification of the proposed model. Section VIII is the conclusion.

## II. POWER STAGE SMALL-SIGNAL MODEL

Fig. 2 shows the small-signal circuit model of the grid-tied inverter power stage in the system d-q frame [22], [18]. Assume



Fig. 2. Small-signal circuit model of inverter in system *d-q* frame.



Fig. 3. Inverter power stage small-signal model.

the input of the grid-tied inverter is supplied by a stiff dc source, which could be a dc–dc converter for solar application or an ac–dc converter for wind application. Then, the dynamic from the dc input can be neglected. The small-signal circuit model then can be represented by the transfer function matrix flow chart shown in Fig. 3.  $\mathbf{G}_{id}$  is the transfer function matrix from duty ratio vector  $\vec{\tilde{d}}$  to inductor current vector  $\vec{\tilde{i}}_L$ ,  $\mathbf{Z}_{out}$  is the output impedance of the power stage.

The open-loop output impedance without PLL can be derived by forcing perturbations of the duty ratio and dc voltage to zero as shown in Fig. 2. The expression of the power stage output impedance is

$$\mathbf{Z_{out\_ol}} = \begin{bmatrix} Z_{dd} & Z_{dq} \\ Z_{qd} & Z_{qq} \end{bmatrix} = \begin{bmatrix} Ls + R_L & -\omega L \\ \omega L & Ls + R_L \end{bmatrix}. \quad (1)$$

Notice that impedance of the three-phase converter in the d-q frame is a  $2 \times 2$  matrix.  $Z_{dd}$  represents the voltage response in d channel when d channel current is perturbed.  $Z_{qq}$  represents the q channel voltage response when q channel current is perturbed. Equation (1) shows that  $Z_{dd}$  and  $Z_{qq}$  are the same as the impedance of the inverter ac inductor.  $Z_{dq}$  and  $Z_{qd}$  represent the coupling effect between the d and q channel.

The transfer function matrix between the duty-ratio vector and inductor current vector can be derived by forcing perturbations of grid and dc voltage to zero as shown in Fig. 2. The expression of  $\mathbf{G}_{\mathbf{id}}$  is

$$\mathbf{G_{id}} = \frac{-V_{dc}}{\left(Ls + R_L\right)^2 + \left(\omega L\right)^2} \begin{bmatrix} Ls + R_L & \omega L \\ -\omega L & Ls + R_L \end{bmatrix}. \quad (2)$$



Fig. 4. System and controller d-q frames.

#### III. INFLUENCE OF PLL

Output impedance of a dc-dc converter is influenced by its power stage parameters and feedback controller [16]. Differing from a dc-dc converter, a grid-tied converter usually needs PLL to synchronize with the grid [10]. The traditional PLL and feedback control of the grid-tied inverter are formulated also in the d-q frame. Recently, other synchronization and feedback control strategies were also developed. These included strategies such as power synchronization [37], controller in stationary frame [2] and even a control of grid-tied inverter as a synchronous generator [38]. Note that these topics are out of the scope of this paper. Because of PLL, the inverter system has two d-q frames: one is the system d-q frame, and another is the controller d-qframe [8] as shown in Fig. 4. Grid voltage defines the system d-qframe. The controller d-q frame is defined by the PLL, which estimates the frequency and angle of grid voltage to find the position of the system d-q frame. In a steady state, the controller d-q frame is aligned with the system d-q frame. When smallsignal perturbations are added to the grid voltage, the position of the system d-q frame is changed. The controller d-q frame is no longer aligned with the system d-q frame because of the PLL dynamics (PI regulator of PLL). The angle between two d-q frames is  $\Delta \theta$  as shown in Fig. 4. Voltage and current vectors in the system d-q frame are rotated to the controller d-q frame for feedback control by matrix  $T_{\Delta\theta}$ . The duty-cycle commands generated by feedback control are then rotated to the system d-q frame by the inverse of matrix  $\mathbf{T}_{\Delta\theta}$  to control the power semiconductors

$$\mathbf{T}_{\Delta\theta} = \begin{bmatrix} \cos(\Delta\theta) & \sin(\Delta\theta) \\ -\sin(\Delta\theta) & \cos(\Delta\theta) \end{bmatrix}$$
(3)

$$\vec{v}^c = \mathbf{T}_{\Delta\theta} \vec{v}^s, \vec{i}^c = \mathbf{T}_{\Delta\theta} \vec{i}^s, \vec{d}^s = \mathbf{T}_{\Delta\theta}^{-1} \vec{d}^c. \tag{4}$$

Small-signal perturbations of the system voltage propagate to the PLL output angle, and further to the current and duty-ratio vector in the controller *d-q* frame. Perturbations then go to the voltage generated by the inverter power stage, and finally, to the output current of the inverter [12]. This means PLL dynamic influences the output impedance of the grid-tied inverter.

In order to model the small-signal propagation path through PLL, transfer function matrices  $G^{\rm v}_{\rm PLL}$ ,  $G^{\rm d}_{\rm PLL}$ , and  $G^{\rm i}_{\rm PLL}$  are defined.  $G^{\rm v}_{\rm PLL}$  models the small-signal perturbation path from the system voltage to voltage in the controller d-q frame.  $G^{\rm d}_{\rm PLL}$  models the small-signal perturbation path from system voltage to duty cycle in the controller d-q frame.  $G^{\rm i}_{\rm PLL}$  models the small-signal perturbation path from the system voltage to current



Fig. 5. Inverter small-signal model with PLL.



Fig. 6. SRF PLL.



Fig. 7. Average model of SRF PLL.

in the controller d-q frame. Fig. 5 shows the transfer function matrix flow chart representation of a grid-tied inverter small-signal model with PLL. K is the filter transfer function matrix for voltage and current signals conditioning.  $G_{\rm del}$  represents the time delay ( $T_{\rm del}$ ) due to digital control and PWM [39]. Notice that, in the model shown in Fig. 5, adding  $G_{\rm PLL}^{\rm d}$  is the major difference to the model shown in [8]

$$\mathbf{K} = \begin{bmatrix} \frac{\omega_n^2}{s^2 + 2\zeta\omega_n s + \omega_n^2} & 0\\ 0 & \frac{\omega_n^2}{s^2 + 2\zeta\omega_n s + \omega_n^2} \end{bmatrix}$$
 (5)

$$\mathbf{G}_{\text{del}} = \begin{bmatrix} \frac{1 - 0.5T_{\text{del}}s}{1 + 0.5T_{\text{del}}s} & 0\\ 0 & \frac{1 - 0.5T_{\text{del}}s}{1 + 0.5T_{\text{del}}s} \end{bmatrix}$$
(6)

$$\mathbf{T}_{dq} = \sqrt{\frac{2}{3}} \begin{bmatrix} \cos(\theta) & \cos\left(\theta - \frac{2}{3}\pi\right) & \cos\left(\theta + \frac{2}{3}\pi\right) \\ -\sin(\theta) - \sin\left(\theta - \frac{2}{3}\pi\right) - \sin\left(\theta + \frac{2}{3}\pi\right) \end{bmatrix}. (7)$$

To derive  $G_{PLL}^{v}$ ,  $G_{PLL}^{d}$ , and  $G_{PLL}^{i}$ , the PLL strategy in the synchronous reference (d-q) frame (SRF) [9] shown in Fig. 6 is considered first. The SRF transformation matrix is shown in (7).

In the *d-q* frame, the average model of the PLL is shown in Fig. 7, and the derivation begins from the steady-state relationship of variables in two frames as shown in the following

equation:

$$\vec{V}^c = \vec{V}^s, \vec{I}^c = \vec{I}^s, \vec{D}^s = \vec{D}^c.$$
 (8)

The aforementioned equation indicates that the angle between vectors in the controller frame and the vector in system frame is 0; using the rotation matrix  $\mathbf{T}_{\Delta\theta}$ , (8) can be rewritten as

$$\vec{V}^c = \begin{bmatrix} \cos(0) & \sin(0) \\ -\sin(0) & \cos(0) \end{bmatrix} \vec{V}^s$$

$$\vec{I}^c = \begin{bmatrix} \cos(0) & \sin(0) \\ -\sin(0) & \cos(0) \end{bmatrix} \vec{I}^s$$

$$\vec{D}^s = \begin{bmatrix} \cos(0) & -\sin(0) \\ \sin(0) & \cos(0) \end{bmatrix} \vec{D}^c.$$
(9)

Add small-signal perturbation to (9)

$$\begin{bmatrix} V_d^c + \tilde{v}_d^c \\ V_q^c + \tilde{v}_q^c \end{bmatrix} = \begin{bmatrix} \cos(0 + \Delta\tilde{\theta}) & \sin(0 + \Delta\tilde{\theta}) \\ -\sin(0 + \Delta\tilde{\theta}) & \cos(0 + \Delta\tilde{\theta}) \end{bmatrix}$$
$$\begin{bmatrix} V_d^s + \tilde{v}_d^s \\ V_q^s + \tilde{v}_q^s \end{bmatrix}. \tag{10}$$

By doing a small angle approximation of trigonometric functions, and canceling the steady-state values, the relationship between voltage vectors in the controller frame, system frame, and PLL output angle can be derived as

$$\begin{bmatrix} V_d^c + \tilde{v}_d^c \\ V_q^c + \tilde{v}_q^c \end{bmatrix} \approx \begin{bmatrix} 1 & \Delta \tilde{\theta} \\ -\Delta \tilde{\theta} & 1 \end{bmatrix} \cdot \begin{bmatrix} V_d^s + \tilde{v}_d^s \\ V_q^s + \tilde{v}_q^s \end{bmatrix}$$
(11)

$$\begin{bmatrix} \tilde{v}_d^c \\ \tilde{v}_q^c \end{bmatrix} \approx \begin{bmatrix} \tilde{v}_d^s + V_q^s \Delta \tilde{\theta} \\ -V_d^s \Delta \tilde{\theta} + \tilde{v}_q^s \end{bmatrix}. \tag{12}$$

Recall that PLL output angle is

$$\Delta \tilde{\theta} = \tilde{v}_q^c \cdot t f_{\text{PLL}} \cdot \frac{1}{s} \tag{13}$$

where

$$tf_{\text{PLL}} = k_{\text{ppll}} + k_{\text{ipll}} \frac{1}{s}.$$
 (14)

Substitute (13) into (12), the following equation shows the relation between PLL output angle and q channel voltage:

$$\Delta \tilde{\theta} = \frac{t f_{\text{PLL}}}{s + V_s^s t f_{\text{PLL}}} \tilde{v}_q^s. \tag{15}$$

Define  $G_{PLL}$  as

$$G_{\rm PLL} = \frac{tf_{\rm PLL}}{s + V_d^s tf_{\rm PLL}}.$$
 (16)

Then

$$\Delta \tilde{\theta} = G_{\rm PLL} \tilde{v}_q^s. \tag{17}$$



Fig. 8. DDSRF PLL.

For voltage

$$\begin{bmatrix} \tilde{v}_{d}^{c} \\ \tilde{v}_{q}^{c} \end{bmatrix} \approx \begin{bmatrix} \tilde{v}_{d}^{s} + V_{q}^{s} G_{\text{PLL}} \tilde{v}_{q}^{s} \\ -V_{d}^{s} G_{\text{PLL}} \tilde{v}_{q}^{s} + \tilde{v}_{q}^{s} \end{bmatrix}$$

$$= \begin{bmatrix} 1 & V_{q}^{s} G_{\text{PLL}} \\ 0 & 1 - V_{d}^{s} G_{\text{PLL}} \end{bmatrix} \cdot \begin{bmatrix} \tilde{v}_{d}^{s} \\ \tilde{v}_{q}^{s} \end{bmatrix}. \tag{18}$$

Then,  $G^{v}_{PLL}$  is defined as

$$\mathbf{G_{PLL}^{v}} = \begin{bmatrix} 1 & V_q^s G_{PLL} \\ 0 & 1 - V_d^s G_{PLL} \end{bmatrix}. \tag{19}$$

For duty ratio, similar small-signal analysis can be done, which yields

$$\begin{bmatrix} \tilde{d}_d^s \\ \tilde{d}_q^s \end{bmatrix} \approx \begin{bmatrix} 0 & -D_q^s G_{\text{PLL}} \\ 0 & D_d^s G_{\text{PLL}} \end{bmatrix} \cdot \begin{bmatrix} \tilde{v}_d^s \\ \tilde{v}_q^s \end{bmatrix} + \begin{bmatrix} \tilde{d}_d^c \\ \tilde{d}_q^c \end{bmatrix}. \tag{20}$$

Then,  $G_{\rm PLL}^{\rm d}$  is defined as

$$\mathbf{G_{PLL}^d} = \begin{bmatrix} 0 & -D_q^s G_{PLL} \\ 0 & D_d^s G_{PLL} \end{bmatrix}. \tag{21}$$

A similar equation can be derived for the inductor current as follows:

$$\begin{bmatrix} i_d^c \\ \tilde{i}_q^c \end{bmatrix} \approx \begin{bmatrix} 0 & I_q^s G_{\text{PLL}} \\ 0 & -I_d^s G_{\text{PLL}} \end{bmatrix} \cdot \begin{bmatrix} \tilde{v}_d^s \\ \tilde{v}_q^s \end{bmatrix} + \begin{bmatrix} i_d^s \\ \tilde{i}_q^s \end{bmatrix}. \tag{22}$$

 $\mathbf{G}_{\mathbf{PLL}}^{\mathbf{i}}$  is defined as

$$\mathbf{G_{PLL}^{i}} = \begin{bmatrix} 0 & I_q^s G_{PLL} \\ 0 & -I_d^s G_{PLL} \end{bmatrix}. \tag{23}$$

Solving the equations represented by Fig. 5, the output impedance of an inverter with PLL working on open loop is

$$\mathbf{Z_{out\_ol\_PLL}} = \left(\mathbf{Z_{out}^{-1}} + \mathbf{G_{id}}\mathbf{G_{del}}\mathbf{G_{PLL}^d}\mathbf{K}\right)^{-1}. \tag{24}$$

One important issue in PLL design is the double line frequency ripple caused by three-phase unbalance. Decoupled double SRF (DDSRF) [40], as shown in Fig. 8, is an effective strategy to migrate the double line frequency ripple. The dynamic of the decoupling term is modeled as the transfer function matrix **H** in Fig. 9. The expression of **H** can be found in [41], and is



Fig. 9. Average model of DDSRF PLL.

shown from (25) to (29).

$$\mathbf{H} = \begin{bmatrix} H_{11} & H_{12} \\ H_{21} & H_{22} \end{bmatrix} \tag{25}$$

where

$$H_{11} = H\left(s^3 + 2\omega_f s^2 + 4\omega^2 s + 4\omega_f \omega^2\right)$$
 (26)

$$H_{22} = H_{11} \frac{s + \omega_f}{\omega_f} \tag{27}$$

$$H_{12} = -H_{21} = -H(2\omega_f \omega s) \tag{28}$$

$$\frac{\omega_f}{s^4 + 4\omega_f s^3 + 4\left(\omega_f^2 + \omega^2\right) s^2 + 8\omega_f \omega^2 s + 4\omega_f^2 \omega^2}.$$
 (29)

The low-pass filter (LPF) in Fig. 8 is

$$LPF = \frac{\omega_f}{s + \omega_f}.$$
 (30)

With DDSRF, the relation between PLL output angle and grid voltage is

$$\Delta \tilde{\theta} = G_{\text{PLL1}} \tilde{v}_d^s + G_{\text{PLL2}} \tilde{v}_a^s \tag{31}$$

where

$$G_{\text{PLL1}} = \frac{t f_{\text{PLL}} H_{21}}{s + t f_{\text{PLL}} \left( V_d^s H_{22} - V_a^s H_{21} \right)}$$
(32)

$$G_{\text{PLL2}} = \frac{t f_{\text{PLL}} H_{22}}{s + t f_{\text{PLL}} \left( V_a^s H_{22} - V_a^s H_{21} \right)}.$$
 (33)

Then,  $G^{v}_{PLL}$ ,  $G^{d}_{PLL}$ , and  $G^{i}_{PLL}$  become  $G^{v}_{DDPLL}$ ,  $G^{d}_{DDPLL}$ , and  $G^{i}_{DDPLL}$  with DDSRF PLL, and they are

$$\mathbf{G_{DDPLL}^{v}} = \begin{bmatrix} 1 + V_q^s G_{PLL1} & V_q^s G_{PLL2} \\ -V_d^s G_{PLL1} & 1 - V_d^s G_{PLL2} \end{bmatrix}$$
(34)

$$\mathbf{G_{DDPLL}^{d}} = \begin{bmatrix} -D_q^s G_{\text{PLL1}} & -D_q^s G_{\text{PLL2}} \\ D_d^s G_{\text{PLL1}} & D_d^s G_{\text{PLL2}} \end{bmatrix}$$
(35)

$$\mathbf{G_{DDPLL}^{i}} = \begin{bmatrix} I_q^s G_{\text{PLL1}} & I_q^s G_{\text{PLL2}} \\ -I_d^s G_{\text{PLL1}} & -I_d^s G_{\text{PLL2}} \end{bmatrix}. \tag{36}$$

When DDSRF PLL is used,  $G_{PLL}^d$  is replaced by  $G_{DDPLL}^d$ in (24).

# IV. IMPEDANCE WITH CURRENT CONTROL AND PLL

The current controller can be implemented in either synchronous frame or stationary frame. Stationary frame current regulators can be transformed to synchronous frame using the



Small-signal model with PLL and current feedback control.

transformation provided by [42]. Modeling of the impedance of a voltage source converter with a stationary frame current regulator is shown in [43]. The influence of different current regulators will not be elaborated upon; only the current controller in synchronous frame is considered in this paper. Fig. 10 shows the small-signal model of the grid-tied inverter with current feedback control. The current controller matrix is  $G_{\rm ci}$ .  $G_{\rm dei}$ is the decoupling term

$$\mathbf{G_{ci}} = \begin{bmatrix} k_{pi} + \frac{k_{ii}}{s} & 0\\ 0 & k_{pi} + \frac{k_{ii}}{s} \end{bmatrix}$$
(37)

$$\mathbf{G_{dei}} = \begin{bmatrix} 0 & -\frac{3\omega L}{V_{dc}} \\ \frac{3\omega L}{V_{dc}} & 0 \end{bmatrix}. \tag{38}$$

Solving the equations represented by Fig. 10, the output impedance of a grid-tied inverter system with PLL working under a closed-loop condition is

$$\mathbf{G_{DDPLL}^{d}} = \begin{bmatrix} -V_d^s G_{\mathrm{PLL1}} & 1 - V_d^s G_{\mathrm{PLL2}} \end{bmatrix} \qquad \mathbf{Z_{out\_il\_PLL}} = \\ \mathbf{G_{DDPLL}^{d}} = \begin{bmatrix} -D_q^s G_{\mathrm{PLL1}} & -D_q^s G_{\mathrm{PLL2}} \\ D_d^s G_{\mathrm{PLL1}} & D_d^s G_{\mathrm{PLL2}} \end{bmatrix} \qquad (35) \qquad (\mathbf{I} + \mathbf{G_{id}} \mathbf{G_{del}} \left( \mathbf{G_{ci}} + \mathbf{G_{dei}} \right) \mathbf{G_{PLL}^{i}} + \mathbf{G_{PLL}^{d}} \right) \mathbf{K} \right)^{-1} \cdot \\ (39)$$

When DDSRF PLL is used,  $\mathbf{G}_{\mathbf{PLL}}^{d}$  is replaced by  $\mathbf{G}_{\mathbf{DDPLL}}^{d}$ and  $G_{PLL}^{i}$  is replaced by  $G_{DDPLL}^{i}$  in (39).

Table I in the Appendix shows the parameters of the inverter prototype system. Using these parameters and (24), Fig. 11 shows the Bode plot of the inverter power stage open-loop output impedance  $(\mathbf{Z_{out\_ol}})$  over plotted with output impedances open loop with PLL ( $\mathbf{Z}_{\text{out\_ol\_PLL}}$ ). Clearly,  $Z_{qq}$  of  $\mathbf{Z}_{\text{out\_ol\_PLL}}$ is shaped as a negative resistor at low frequency. Using these parameters and (39), Fig. 12 shows the Bode plot of inverter output impedances with current feedback control and different PLL designs. The impedances are calculated up to half switching

TABLE I PARAMETERS OF GRID-TIED INVERTER PROTOTYPE

| Symbol         | Description                                     | Value                           |
|----------------|-------------------------------------------------|---------------------------------|
| $V_{\rm dc}$   | Inverter input dc voltage                       | 270 V                           |
| $V_d^s$        | D channel grid voltage                          | 99.6 V                          |
| $V_q^s$        | Q channel grid voltage                          | 0 V                             |
| $i_{dref}^{q}$ | D channel current reference                     | -11 A                           |
| $i_{qref}$     | Q channel current reference                     | 0 A                             |
| ώ              | Line frequency                                  | $2\pi \times 400 \text{ rad/s}$ |
| L              | Inductance of inverter output inductor          | $970 \mu H$                     |
| $R_L$          | Resistance of inverter inductor self-resistor   | $120~\mathrm{m}\Omega$          |
| $f_{ m sw}$    | Switching frequency                             | 20 kHz                          |
| $k_{pi}$       | Proportional gain of current controller         | 0.023                           |
| $k_{ii}$       | Integrator gain of current controller           | 25.59                           |
| $\omega_n$     | Natural frequency of signal conditioning filter | 1.23e6 rad/s                    |
| ξ              | Damping factor of signal conditioning filter    | 4.74e-13                        |
| $T_{\rm del}$  | Time delay due to digital control and PWM       | $1.5/f_{sw}$                    |
| $\omega_f$     | Cut off frequency of LPF in DDSRF PLL           | 1777 rad/s                      |
| $k_{ppll}$     | Proportional gain of inverter PLL               |                                 |
| $k_{ipll}$     | Integral gain of inverter PLL                   |                                 |



Fig. 11. VSI power stage impedances ( $\mathbf{Z_{out\_ol}}$ ) and open loop with PLL impedances ( $\mathbf{Z_{out\_PLL}}$ ).



Fig. 12. Impedances of inverter with current control and different PLL bandwidth.



Fig. 13. Phasor diagram of inverter with current feedback control and PLL when perturbation happens in q channel.



Fig. 14. Impedances of inverter with current control and different  $i_{dref}$ .

frequency where it is valid to do so

$$Z_{qq} = -\frac{\left|\tilde{v}_q^s\right|}{\left|\tilde{i}_q^s\right|} = -\frac{\left|V_d^s\right|}{\left|I_d^s\right|}.$$
 (40)

As it can be observed in Fig. 12,  $Z_{dd}$  shows the current source behavior. In low frequency range, it is shaped by the current controller integrator; in high frequency range,  $Z_{dd}$  is the impedance of the ac inductor.  $Z_{dq}$  and  $Z_{qd}$  are very small within the current controller bandwidth because of unity power factor control. In high frequency range, they behave as the power stage impedance value as shown in (1).  $Z_{qq}$  behaves as a negative incremental resistance within PLL bandwidth. Three different PLL designs in which bandwidth ( $f_{\rm bw\_PLL}$ ) varies from 50 to 200 Hz (line frequency is set to be 400 Hz in order to allow a wide range of PLL bandwidth) are chosen to show the influence of PLL. The results show that a higher PLL bandwidth case yields a wider frequency range of negative resistance behavior. The magnitude of the resistance is related to the power rating of the inverter. Especially, as shown in Fig. 13, the current vector of the inverter is synchronized with the grid voltage vector, which is aligned in d channel to inject real power to the grid. When voltage disturbance happens in q channel, the voltage vector  $\vec{v}^s$  becomes  $\vec{v}_1$  s. Because of PLL, the current vector will rotate to keep synchronization with the voltage vector. Meanwhile, the current controller keeps current magnitude in d channel unchanged. Then, current vector  $\vec{i}_L{}^s$  becomes  $\vec{i}_{L1}{}^s$  due to the q channel voltage perturbation. Notice that the small-signal response of qchannel current is in the opposite direction of q channel voltage perturbation, so, from Fig. 13,  $Z_{qq}$  can be calculated by (40)



Fig. 15. Impedances of inverter with and without decoupling control.



Fig. 16. Impedances with current control and different PLL strategies.

within the bandwidth of PLL. This conclusion is also verified by the magnitude of  $Z_{qq}$  in low frequency as shown in Fig. 12. According to (40), an inverter with a high current rating has low impedance in q-q channel; this is shown in Fig. 14, in which impedances with three different d channel current references are plotted.

Fig. 15 shows the impedances of the inverter with and without decoupling control. With decoupling control,  $Z_{dq}$  and  $Z_{qd}$  are reduced. This is expected, because decoupling control reduces the coupling between d and q channel, which is reflected by  $Z_{dq}$  and  $Z_{qd}$ . The use of decoupling control does not change the negative resistance behavior of  $Z_{qq}$ .

Fig. 16 shows the impedance with different PLL strategies, which indicates that use of DDSRF PLL does not change the negative resistance behavior of  $Z_{qq}$ .

The grid-tied inverter can inject reactive current to support the grid. Fig. 17 shows the impedance of the grid-tied inverter with different reactive power injections. The blue line shows the



Fig. 17. Impedances of inverter with different reactive current injections.



Fig. 18. Inverter small-signal model with PLL, current and power control.

impedance of the capacitive power injection case; the green line shows the impedance of no reactive power injection, and the red line shows the inductive power injection case. Notice that reactive power injection will increase the impedance of cross-coupling term  $Z_{dq}$ ; the rest of the impedances are the same with the unit power factor case. The negative resistance feature remains unchanged when the grid-tied inverter injects reactive power to the grid.

### V. INFLUENCE OF POWER FLOW CONTROL LOOP

On top of the current controller, a power flow controller can be added to control the real and reactive power accurately generated by the inverter. The small-signal model is shown in Fig. 18 for the power flow control case.  $\mathbf{G}_{\mathbf{cPQ}}$  is the transfer function matrix of the power flow controller

$$\mathbf{G_{cPQ}} = \begin{bmatrix} k_{pPQ} + \frac{k_{iPQ}}{s} & 0\\ 0 & k_{pPQ} + \frac{k_{iPQ}}{s} \end{bmatrix}.$$
 (41)



Fig. 19. Impedances of inverter with PLL and power feedback control.

TABLE II
PARAMETERS OF CURRENT AND POWER FEEDBACK CONTROLLER

| Symbol           | Description                             | Value   |  |
|------------------|-----------------------------------------|---------|--|
| $k_{pi}$         | Proportional gain of current controller | 0.023   |  |
| $k_{ii}$         | Integrator gain of current controller   | 51.18   |  |
| $k_{pPQ}$        | Proportional gain of power controller   | 0.0028  |  |
| $k_{iPQ}$        | Integrator gain of power controller     | 7       |  |
| $P_{\text{ref}}$ | Real power reference                    | −1150 V |  |
| $Q_{\rm ref}$    | Reactive power reference                | 0 Var   |  |

 $\mathbf{G}_{\mathbf{PQ}}^{\mathbf{i}}$  and  $\mathbf{G}_{\mathbf{PQ}}^{\mathbf{v}}$  are small-signal transfer function matrices of power calculation in d-q frame

$$\begin{cases}
P = i_d^c v_d^c + i_q^c v_q^c \\
Q = -i_d^c v_q^c + i_q^c v_d^c.
\end{cases}$$
(42)

By doing linearization to (42),  $G_{P\,Q}^{i}$  and  $G_{P\,Q}^{v}$  are derived as follows:

$$\mathbf{G}_{\mathbf{PQ}}^{\mathbf{i}} = \begin{bmatrix} V_d^s & V_q^s \\ -V_a^s & V_d^s \end{bmatrix} \tag{43}$$

$$\mathbf{G}_{\mathbf{PQ}}^{\mathbf{v}} = \begin{bmatrix} I_d^s & I_q^s \\ I_q^s & -I_d^s \end{bmatrix}. \tag{44}$$

Solving the equations represented by Fig. 18, the output impedance of the grid-tied inverter system with PLL and power feedback control is

$$\mathbf{Z}_{\mathrm{out}}_{-PQ} =$$

$$\begin{pmatrix} \mathbf{Z}_{out}^{-1} + \mathbf{G}_{id}\mathbf{G}_{del} \\ \begin{pmatrix} \mathbf{G}_{PLL}^{d} - \mathbf{G}_{ci}\mathbf{G}_{cPQ}\mathbf{G}_{PQ}^{v}\mathbf{G}_{PLL}^{v} - \\ \left(\mathbf{G}_{ci}\mathbf{G}_{cPQ}\mathbf{G}_{PQ}^{i} + \mathbf{G}_{ci} - \mathbf{G}_{dei}\right)\mathbf{G}_{PLL}^{i} \end{pmatrix} \mathbf{K} \end{pmatrix}^{-1} \\ \cdot \\ \left(\mathbf{I} + \mathbf{G}_{id}\mathbf{G}_{del}\left(\mathbf{G}_{ci}\mathbf{G}_{cPQ}\mathbf{G}_{PQ}^{i} + \mathbf{G}_{ci} - \mathbf{G}_{dei}\right)\mathbf{K}\right).$$
 (45)



Fig. 20. Impedances of inverter with power feedback control and different reactive power injections.

When DDSRF PLL is used,  $G_{\rm PLL}^{\rm d}$  is replaced by  $G_{\rm DDPLL}^{\rm d}$ ,  $G_{\rm PLL}^{\rm i}$  is replaced by  $G_{\rm DDPLL}^{\rm i}$ , and  $G_{\rm PLL}^{\rm v}$  is replaced by  $G_{\rm DDPLL}^{\rm v}$  in (45).

Fig. 19 shows the impedance of the inverter prototype with power feedback control using the inverter power stage parameters list in Table I and the controller parameters list in Table II in the Appendix. Notice that the integrator gain of the current controller in Table II is increased compared to what is shown in Table I in order to close the power feedback control loop. Once the power flow controller is applied, within its bandwidth,  $Z_{dd}$  becomes a positive resistance, and  $Z_{qq}$  is still a negative resistance. PLL bandwidth still influences the frequency range of the negative resistance behavior of  $Z_{qq}$  as shown in Fig. 19.  $Z_{dq}$  and  $Z_{qd}$  are still low in the low frequency because of the unity power factor control.

When injecting reactive power into the grid, all four impedances change along with the real and reactive power rating, as shown in Fig. 20. In order to understand the impedance matrix when a power controller is applied, or, in other words, to understand the impedance feature of a constant power source, the following derivations are shown [10]:

$$\begin{cases} P = i_d^s v_d^s + i_q^s v_q^s \\ Q = -i_d^s v_q^s + i_q^s v_d^s. \end{cases}$$
 (46)

Equation (46) is a good approximation at the frequencies that are below the power regulation bandwidth where P and Q are constant. Then, the voltage vector can be derived as (47) from (46). It can be linearized using the two-variable Taylor series up to the second term as shown in (48). Then, the impedance matrix when frequency is zero is shown in (49). It can be verified by comparing its results with the value shown in Fig. 20 for different reactive injection conditions. (49) as shown bottom of the next page

$$\vec{v}_{dq}^{s} = \begin{bmatrix} \frac{i_{d}^{s} P + i_{q}^{s} Q}{(i_{d}^{s})^{2} + (i_{q}^{s})^{2}} \\ -i_{d}^{s} Q + i_{q}^{s} P\\ \overline{(i_{d}^{s})^{2} + (i_{q}^{s})^{2}} \end{bmatrix}$$
(47)



Fig. 21. One line diagram of the inverter system with local load.

$$\vec{v}_{dq}^{s} = F\left(\vec{i}_{dq}^{s}\right) \approx F\left(\vec{i}_{dq}^{s}\right) |_{\vec{I}_{dq}^{s}} + OF\left(\vec{i}_{dq}^{s}\right) |_{\vec{I}_{dq}^{s}} \tilde{i}_{dq}^{s}$$

$$= \vec{V}_{dq}^{s} + \mathbf{Z_{out}}_{\mathbf{PQ}} \tilde{i}_{dq}^{s}$$
(48)

#### VI. STABILITY ANALYSIS USING THE PROPOSED MODEL

Although this paper focuses on impedance analysis of the three-phase grid-tied inverter, this section gives a brief discussion of stability analysis using the proposed model. This example also shows that increasing PLL bandwidth could cause instability of the grid-tied inverter system under weak grid conditions.

One line diagram representation of the inverter system under study is shown in Fig. 21. In this system, the three-phase inverter is connected to the point of common coupling (PCC) together with the three-phase passive load. This inverter is synchronized with PCC voltage by SRF PLL. Only current feedback control is applied in order to control the amount of power injection to PCC. Each phase of the passive load consists of a parallel connected resistor and capacitor. The grid is connected to PCC through impedance, consisting of an inductor and resistor. The detailed parameters of this system are shown in Table III in the Appendix.

Fig. 22 shows the time-domain simulation results of the inverter system. In the simulation, within the time range from 0 to 10 s, the system is running under stable conditions. At 10 s, proportional gain  $(k_{ppll})$  of PLL PI regulator is increased from 1.5 to 3; both inverter output current as shown in Fig. 22(a) and PLL output frequency of VSI as shown in Fig. 22(b) start to oscillate. The whole system becomes unstable.

In order to predict stable and unstable conditions of the system using the impedance-based method, an ac interface is found at the terminal of the inverter as shown in Fig. 21. As reported by [7], when using impedance-based stability analysis for a gridtied inverter system, the inverter should be treated as load, and Nyquist stability criterion should be applied to the impedance ratio between the grid-side impedance and inverter impedance as

$$\mathbf{L} = \mathbf{Z}_{\mathbf{o}} \cdot \mathbf{Z}_{\mathbf{vsi}}^{-1}.\tag{50}$$

TABLE III
PARAMETERS OF INVERTER SYSTEM FOR STABILITY ANALYSIS

| Symbol                    | Description                                         | Value                                               |
|---------------------------|-----------------------------------------------------|-----------------------------------------------------|
| $\overline{V_q}$          | Grid line-line peak voltage                         | $120\sqrt{6} \text{ V}$                             |
| $\omega_g$                | Grid voltage frequency                              | $2\pi \times 60 \text{ rad/s}$                      |
| L                         | Inductance of inverter                              | 1 mH                                                |
| $V_{dc}$                  | Inverter dc voltage                                 | 600 V                                               |
| $f_{ m sw}$               | Switching frequency of inverter                     | 20 kHz                                              |
| $I_{dref}$                | d channel current of inverter                       | -190 A                                              |
| $I_{aref}$                | q channel current of inverter                       | 0 A                                                 |
| $k_{pi}$                  | Proportional gain of inverter<br>current controller | 0.0105                                              |
| $k_{ii}$                  | Integrator gain of inverter<br>current controller   | 1.1519                                              |
| $k_{ppll}$                | Proportional gain of inverter<br>PLL                | 1.5 (stable); 3 (unstable)                          |
| $k_{ipll}$                | Integral gain of inverter PLL                       | 3.2                                                 |
| $\mathbf{Z}_{\mathrm{L}}$ | Local passive load                                  | $R_{Load}$ : 10 $\Omega$ ; $C_{Load}$ : 250 $\mu$ F |
| $\mathbf{Z}_{g}$          | Grid impedance                                      | $R_q: 0.2 \Omega; L_q: 2 \text{ mH}$                |
| $\mathring{f_{ m pll}}$   | PLL output frequency of inverter                    | , ,                                                 |

From a small-signal point of view,  $\mathbf{Z}_o$  is the parallel of grid impedance  $\mathbf{Z}_g$  and load impedance  $\mathbf{Z}_L$ . The one-phase diagram of  $\mathbf{Z}_o$  in stationary frame is shown in Fig. 23. Derivation of  $\mathbf{Z}_o$  in d-q frame is discussed in [33], using the parameters listed in Table III,  $\mathbf{Z}_o$  in d-q frame is plotted in Fig. 24 as a solid black line.

Using (39) and inverter parameters listed in Table III,  $\mathbf{Z}_{\text{vsi}}$  is calculated and plotted in Fig. 24 as a dashed red line for stable condition ( $k_{p\text{pll}}=1.5$ ) and a solid red line with a circle marker for unstable conditions ( $k_{p\text{pll}}=3$ ). The change of PLL design does not change  $Z_{\text{vsi\_}dd}$  in Fig. 24. Significant change has been introduced in  $Z_{\text{vsi\_}qq}$ . There are small variation on  $Z_{\text{vsi\_}dq}$  and  $Z_{\text{vsi\_}qd}$ , but compare to  $Z_{\text{vsi\_}qq}$ , these variation can be ignored, since they are over 30 dB smaller than  $Z_{\text{vsi\_}qq}$ . With bigger value of  $k_{p\text{pll}}$ , frequency range of negative resistor of  $Z_{\text{vsi\_}qq}$  is extended. Instability is caused by  $Z_{\text{vsi\_}qq}$ .

Using  $\mathbf{Z}_{\text{o}}$  and  $\mathbf{Z}_{\text{vsi}}$  and applying GNC to impedance ratio  $\mathbf{L}$ , stability conditions of the example system can be predicted correctly as shown in Fig. 25. In Fig. 25(a), when  $k_{ppll}$  is 1.5, none of the system's characteristic loci encircles the critical point (-1, 0), and the system is stable. In Fig. 25(b), when  $k_{ppll}$  is 3, one of the system's characteristic loci ( $\lambda_2$ ) encircles the critical point, which indicates the system is unstable.

In this example, grid-tied inverter is controlled with current controller, the negative resistor is only observed on  $Z_{qq}$ , not  $Z_{dd}$ .  $Z_{dq}$  and  $Z_{qd}$  are controlled with very small magnitude under unity power factor. Instability of the system is mainly due to  $Z_{qq}$ . More detailed stability analysis using GNC can be

$$\mathbf{Z_{out\_PQ}}(0) = \begin{bmatrix} \frac{P}{(I_d^s)^2 + (I_q^s)^2} - \frac{2I_d^s \left(I_d^s P + I_q^s Q\right)}{\left((I_d^s)^2 + (I_q^s)^2\right)^2} & \frac{Q}{(I_d^s)^2 + (I_q^s)^2} - \frac{2I_q^s \left(I_d^s P + I_q^s Q\right)}{\left((I_d^s)^2 + (I_q^s)^2\right)^2} \\ - \frac{Q}{(I_d^s)^2 + (I_q^s)^2} - \frac{2I_d^s \left(I_q^s P - I_d^s Q\right)}{\left((I_d^s)^2 + (I_q^s)^2\right)^2} & \frac{P}{(I_d^s)^2 + (I_q^s)^2} - \frac{2I_q^s \left(I_q^s P - I_d^s Q\right)}{\left((I_d^s)^2 + (I_q^s)^2\right)^2} \end{bmatrix}$$
(49)



Fig. 22. (a) Inverter output current; (b) PLL output frequency.



Fig. 23. One phase diagram of  $\mathbb{Z}_0$  in stationary frame.

found in [29]–[34]; this paper will not elaborate on this particular analysis. When the inverter injects reactive power, magnitude of  $Z_{dq}$  becomes significant, but it is still not negative resistor. When power controllers are added and inverter injects reactive power,  $Z_{dq}$  and  $Z_{qd}$  could also behave as negative resistor as shown in Fig. 20. The impacts of  $Z_{dq}$  and  $Z_{qd}$  on the system stability under these condition need more discussion in the future.

# VII. EXPERIMENTAL VERIFICATION

In order to verify the proposed model, a low power prototype of the three-phase grid-tied inverter and *d-q* impedance measurement equipment [44] are built as shown in Fig. 26.



Fig. 24. Impedances of grid side and VSI.



Fig. 25. GNC plots: (a) stable case ( $k_{\rm pll}=1.5$ ); (b) unstable case ( $k_{\rm pll}=3$ ).



Fig. 26. Experimental system.

All the impedances were measured from 40 Hz to 10 kHz (half switching frequency of the inverter) with 100 points. For the cases with current feedback control and SRF PLL, an inverter prototype with parameters listed in Table I is used for measurement. For the cases with power feedback control, the parameters listed in Table II are used for measurement.

Fig. 27 shows the measured impedance over-plotted with results calculated using proposed (39) for unit power factor control, where d channel current reference is -11 A and the SRF PLL bandwidth is 100 Hz. The results show good accuracy of the proposed model. Fig. 28 shows  $Z_{qq}$  with a different SRF PLL bandwidth. The measurement results clearly show the negative



Fig. 27. Measurement results compared with model for  $i_{d\rm ref}=-11A,$   $i_{q\rm ref}=0A,f_{\rm bw\_PLL}=100~{\rm Hz}.$ 



Fig. 28. Measurement results with different PLL bandwidth compared with model for  $i_{d{\rm ref}}=-11$  A,  $i_{q{\rm ref}}=0$  A.

impedance behavior of  $Z_{qq}$  and its variation along with PLL bandwidth. Figs. 29 and 30 show the measurement results with inductive and capacitive reactive power under current feedback control with 100-Hz SRF PLL bandwidth. Fig. 31 shows the measurement results with power feedback control where  $P_{\rm ref}$  is  $-1150~{\rm W}$  and  $Q_{\rm ref}$  is 0 Var. All the measurement results match with the results predicted by the model very well.

#### VIII. CONCLUSION

This paper presents an analysis of grid-tied inverter small-signal impedance in d-q frame under different control strategies. Influences of PLL, and current and power feedback control to the inverter impedance are discussed. Some important features of inverter impedance are discussed. These features indicate that a grid-tied inverter working as a current source could destabilize the system due to the negative incremental resistor of  $Z_{qq}$ . This negative incremental resistor behavior is a result of PLL



Fig. 29. Measurement results compared with model for  $i_{d\,{\rm ref}}=-11\,$  A,  $i_{q\,{\rm ref}}=6\,$  A,  $f_{{\rm bw}\,{\rm -PLL}}=100\,$  Hz.



Fig. 30. Measurement results compared with model for  $i_{d\,{\rm ref}}=-11\,$  A,  $i_{q\,{\rm ref}}=-6$  A,  $f_{{\rm bw\_PLL}}=100$  Hz.



Fig. 31. Measurement results compared with model for  $P_{d\rm ref}=-1150$  W,  $Q_{q\rm ref}=0$  Var,  $f_{\rm bw\_PLL}=100$  Hz.

and current injection. Increasing of PLL bandwidth extends the frequency range of this behavior, and increase of inverter power level decreases the absolute value of the resistor. A brief simulation example shows that under weak grid conditions, a small increase of the PLL bandwidth could lead the system to unstable conditions. The example also shows how the proposed model can be used to predict such instability. Hardware measurements verify the proposed model. The model gives insight into the grid-tied inverter's behavior in the grid. Harmonic resonance and instability issues reported in the literature can be analyzed using the characterized impedance model.

#### **APPENDIX**

Appendix tables are shown on there own link.

#### REFERENCES

- F. Blaabjerg, C. Zhe, and S. B. Kjaer, "Power electronics as efficient interface in dispersed power generation systems," *IEEE Trans. Power Electron.*, vol. 19, no. 5, pp. 1184–1194, Sep. 2004.
- [2] J. Rocabert, A. Luna, F. Blaabjerg, and P. Rodriguez, "Control of power converters in AC microgrids," *IEEE Trans. Power Electron.*, vol. 27, no. 11, pp. 4734–4749, Nov. 2012.
- [3] J. H. R. Enslin and P. J. M. Heskes, "Harmonic interaction between a large number of distributed power inverters and the distribution network," *IEEE Trans. Power Electron.*, vol. 19, no. 6, pp. 1586–1593, Nov. 2004.
- [4] M. Liserre, R. Teodorescu, and F. Blaabjerg, "Stability of photovoltaic and wind turbine grid-connected inverters for a large set of grid impedance values," *IEEE Trans. Power Electron.*, vol. 21, no. 1, pp. 263–272, Jan. 2006.
- [5] M. Cespedes and S. Jian, "Renewable energy systems instability involving grid-parallel inverters," in *Proc. 24th Annu. Appl. Power Electron. Conf. Expo.*, Mar. 2009, pp. 1971–1977.
- [6] E. Vittal, M. O'Malley, and A. Keane, "A steady-state voltage stability analysis of power systems with high penetrations of wind," *IEEE Trans. Power Syst.*, vol. 25, no. 1, pp. 433–442, Feb. 2010.
- [7] S. Jian, "Impedance-based stability criterion for grid-connected inverters," IEEE Trans. Power Electron., vol. 26, no. 11, pp. 3075–3078, Nov. 2011.
- [8] L. Harnefors, M. Bongiorno, and S. Lundberg, "Input-admittance calculation and shaping for controlled voltage-source converters," *IEEE Trans. Ind. Electron.*, vol. 54, no. 6, pp. 3323–3334, Dec. 2007.
- [9] C. Se-Kyo, "A phase tracking system for three phase utility interface inverters," *IEEE Trans. Power Electron.*, vol. 15, no. 3, pp. 431–438, May 2000
- [10] F. Blaabjerg, R. Teodorescu, M. Liserre, and A. V. Timbus, "Overview of control and grid synchronization for distributed power generation systems," *IEEE Trans. Ind. Electron.*, vol. 53, no. 5, pp. 1398–1409, Oct. 2006.
- [11] M. Cespedes and S. Jian, "Impedance shaping of three-phase grid-parallel voltage-source converters," in *Proc. 27th Annu. Appl. Power Electron. Conf. Expo.*, Mar. 2012, pp. 754–760.
- [12] B. Wen, D. Boroyevich, R. Burgos, P. Mattavelli, and Z. Shen, "Influence of phase-locked loop on dq frame impedance of three-phase voltagesource converters and the impact on system stability," presented at the CPES Power Electronics Conf., Blacksburg, VA, USA, Apr. 6–8, 2013.
- [13] K. M. Alawasa, Y. A. R. I. Mohamed, and W. Xu, "Modeling, analysis, and suppression of the impact of full-scale wind-power converters on subsynchronous damping," *IEEE Syst. J.*, vol. 7, no. 4, pp. 700–712, Dec. 2013.
- [14] K. M. Alawasa, Y. A. R. I. Mohamed, and W. Xu, "Active mitigation of subsynchronous interactions between PWM voltage-source converters and power networks," *IEEE Trans. Power Electron.*, vol. 29, no. 1, pp. 121–134, Jan. 2014.
- [15] N. Sokal, "System oscillations from negative input resistance at power input port of switching-mode regulator, amplifier, dc/dc converter, or dc/ac inverter," in *Proc. IEEE Power Electron. Spec. Conf.*, Sep. 1973, pp. 138–140.

- [16] R. D. Middlebrook, "Input filter considerations in design and application of switching regulators," in *Proc. IEEE Ind. Appl. Soc. Conf.*, Oct. 1976, pp. 94–107.
- [17] M. Cespedes, X. Lei, and S. Jian, "Constant-power load system stabilization by passive damping," *IEEE Trans. Power Electron.*, vol. 26, no. 7, pp. 1832–1836, Jul. 2011.
- [18] H. Mao, D. Boroyevich, and F. C. Lee, "Novel reduced-order small-signal model of a three-phase PWM rectifier and its application in control design and system analysis," *IEEE Trans. Power Electron.*, vol. 13, no. 3, pp. 511–521, May 1998.
- [19] M. Belkhayat, "Stability criteria for ac power systems with regulated loads," Ph.D. dissertation, Purdue Univ., West Lafayette, IN, USA, Dec. 1997.
- [20] N. Bottrell, M. Prodanovic, and T. C. Green, "Dynamic stability of a microgrid with an active load," *IEEE Trans. Power Electron.*, vol. 28, no. 11, pp. 5107–5119, Nov. 2013.
- [21] T. Messo, J. Jokipii, A. Makinen, and T. Suntio, "Modeling the grid synchronization induced negative-resistor-like behavior in the output impedance of a three-phase photovoltaic inverter," in *Proc. 4th IEEE Int.* Symp. Power Electron. Distrib. Generation, Jul. 2013, pp. 1–7.
- [22] S. Hiti, V. Vlatkovic, D. Borojevic, and F. C. Lee, "A new control algorithm for three-phase PWM buck rectifier with input displacement factor compensation," *IEEE Trans. Power Electron.*, vol. 9, no. 2, pp. 173–180, Mar. 1994.
- [23] B. Wen, D. Boroyevich, P. Mattavelli, Z. Shen, and R. Burgos, "Influence of phase-locked loop on input admittance of three-phase voltage-source converters," in *Proc. 28th Annu. Appl. Power Electron. Conf. Expo.*, Mar. 2013, pp. 897–904.
- [24] H. Jing, K. A. Corzine, and M. Belkhayat, "Small-signal impedance measurement of power-electronics-based ac power systems using lineto-line current injection," *IEEE Trans. Power Electron.*, vol. 24, no. 2, pp. 445–455, Feb. 2009.
- [25] Y. A. Familiant, H. Jing, K. A. Corzine, and M. Belkhayat, "New techniques for measuring impedance characteristics of three-phase ac power systems," *IEEE Trans. Power Electron.*, vol. 24, no. 7, pp. 1802–1810, Jul. 2009.
- [26] G. Francis, R. Burgos, D. Boroyevich, F. Wang, and K. Karimi, "An algorithm and implementation system for measuring impedance in the d-q domain," in *Proc. Energy Convers. Congr. Expo.*, Sep. 2011, pp. 3221–3228.
- [27] S. Zhiyu, M. Jaksic, P. Mattavelli, D. Boroyevich, J. Verhulst, and M. Belkhayat, "Design and implementation of three-phase ac impedance measurement unit (IMU) with series and shunt injection," in *Proc. 28th Annu. Appl. Power Electron. Conf. Expo.*, Mar. 2013, pp. 2674–2681.
- [28] V. Valdivia, A. Lazaro, A. Barrado, P. Zumel, C. Fernandez, and M. Sanz, "Impedance identification procedure of three-phase balanced voltage source inverters based on transient response measurements," *IEEE Trans. Power Electron.*, vol. 26, pp. 3810–3816, Dec. 2011.
- [29] A. G. J. MacFarlane and I. Postlethwaite, "The generalized Nyquist stability criterion and multivariable root loci," *Int. J. Control*, vol. 25, pp. 81–127, 1977.
- [30] Z. Yao, P. G. Therond, and B. Davat, "Stability analysis of power systems by the generalised Nyquist criterion," in *Proc. Int. Conf. Control*, Mar. 1994, pp. 739–744.
- [31] J. Sun, "Small-signal methods for ac distributed power systems—A review," *IEEE Trans. Power Electron.*, vol. 24, no. 11, pp. 2545–2554, Nov. 2009.
- [32] R. Burgos, D. Boroyevich, F. Wang, K. Karimi, and G. Francis, "On the ac stability of high power factor three-phase rectifiers," in *Proc. Energy Convers. Congr. Expo.*, Sep. 2010, pp. 2047–2054.
- [33] M. Schweizer and J. W. Kolar, "Shifting input filter resonances—An intelligent converter behavior for maintaining system stability," in *Proc. Int. Power Electron. Conf. ECCE Asia*, May 2010, pp. 906–913.
- [34] A. A. A. Radwan and Y. A. R. I. Mohamed, "Analysis and active-impedance-based stabilization of voltage-source-rectifier loads in grid-connected and isolated microgrid applications," *IEEE Trans. Sustainable Energy*, vol. 4, no. 3, pp. 563–576, Jul. 2013.
- [35] M. Cespedes and J. Sun, "Impedance modeling and analysis of grid-connected voltage-source converters," *IEEE Trans. Power Electron.*, vol. 29, no. 3, pp. 1254–1261, Mar. 2014.
- [36] B. Wen, D. Boroyevich, P. Mattavelli, R. Burgos, and Z. Shen, "Impedance-based analysis of grid-synchronization stability for threephase paralleled converters," in *Proc. 29th Annu. Appl. Power Electron.* Conf. Expo., Mar. 2014, pp. 1233–1239.

- [37] L. Zhang, L. Harnefors, and H. P. Nee, "Power-synchronization control of grid-connected voltage-source converters," *IEEE Trans. Power Syst.*, vol. 25, no. 2, pp. 809–820, May 2010.
- [38] Q. C. Zhong, P. L. Nguyen, Z. Ma, and W. Sheng, "Self-synchronized synchronverters: Inverters without a dedicated synchronization unit," *IEEE Trans. Power Electron.*, vol. 29, no. 2, pp. 617–630, Feb. 2014.
- [39] P. Mattavelli, F. Polo, F. Dal Lago, and S. Saggini, "Analysis of controldelay reduction for the improvement of UPS voltage-loop bandwidth," *IEEE Trans. Ind. Electron.*, vol. 55, no. 8, pp. 2903–2911, Aug. 2008.
- [40] P. Rodriguez, J. Pou, J. Bergas, J. I. Candela, R. P. Burgos, and D. Boroyevich, "Decoupled double synchronous reference frame PLL for power converters control," *IEEE Trans. Power Electron.*, vol. 22, no. 2, pp. 584–592, Mar. 2007.
- [41] R. Teodorescu, M. Liserre, and P. Rodriguez, Grid Converters for Photovoltaic and Wind Power Systems. Piscataway, NJ, USA: Wiley-IEEE Press 2011.
- [42] D. N. Zmood, D. G. Holmes, and G. H. Bode, "Frequency-domain analysis of three-phase linear current regulators," *IEEE Trans. Ind. Appl.*, vol. 37, no. 2, pp. 601–610, Apr. 2001.
- [43] B. Wen, D. Boroyevich, R. Burgos, and P. Mattavelli, "Input impedance of voltage source converter with stationary frame linear current regulators and phase-locked loop," in *Proc. Energy Convers. Congr. Expo.*, Sep. 2013, pp. 4207–4213.
- [44] G. Francis, R. Burgos, D. Boroyevich, F. Wang, and K. Karimi, "An algorithm and implementation system for measuring impedance in the d-q domain," in *Proc. Energy Convers. Congr. Expo.*, Sep. 2011, pp. 3221–3228.



Rolando Burgos (S'96–M'03) received the B.S. degree in electronics engineering, the Electronics Engineering Professional degree, and the M.S. and Ph.D. degrees in electrical engineering from the University of Concepción, Concepción, Chile, in 1995, 1997, 1999, and 2002, respectively.

In 2002, he joined, as a Postdoctoral Fellow, the Center for Power Electronics Systems (CPES), Virginia Tech, Blacksburg, VA, USA, and become a Research Scientist in 2003 and Research Assistant Professor in 2005. In 2009, he joined ABB Corpo-

rate Research, Raleigh, NC, USA, as a Scientist, become Principal Scientist in 2010. In 2010, he joined, as an Adjunct Associate Professor, the Electrical and Computer Engineering Department, North Carolina State University, Raleigh, working at the Future Renewable Electric Energy Delivery and Management Systems Center. In 2012, he returned to Virginia Tech, where he is currently an Associate Professor in the Bradley Department of Electrical and Computer Engineering and CPES faculty. His research interests include multiphase multilevel power conversion, grid power electronics systems, stability of ac and dc power systems, high power density power electronics, modeling, and control theory and applications.

Dr. Burgos is Member of the IEEE Power Electronics Society, where he currently serves as Associate Editor of the IEEE Transactions on Power Electronics, the IEEE Power Electronics Letters, and the IEEE Journal of Emerging and Selected Topics in Power Electronics. He is also the Vice-Chair of the Power and Control Core Technologies Committee of the Power Electronics Society. He is also a member of the IEEE Industry Applications Society and of the IEEE Industrial Electronics Society.



**Bo Wen** (S'11–M'15) received the B.S. degree from Xi'an Jiaotong University, Xi'an, China, in 2006, and the M.S. and Ph.D. degrees from Virginia Tech, Blacksburg, VA, USA, in 2011 and 2014, all in electrical engineering.

He is currently a Research Associate at the Department of Engineering, Electrical Engineering Division, University of Cambridge, Cambridge, U.K. His current research interests include multiphase power conversion, power electronics systems modeling, and stability analysis.



**Paolo Mattavelli** (S'95–A'96–M'00–SM'10–F'14) received the Ph. D. (Hons.) degree in electrical engineering from the University of Padova, Padova, Italy, 1995.

From 1995 to 2001, he was a Researcher at the University of Padova. From 2001 to 2005, he was an Associate Professor at the University of Udine, Udine, Italy, where he led the Power Electronics Laboratory. In 2005, he joined the University of Padova, Vicenza, Italy, with the same duties. From 2010 to 2012, he was a Professor and a member of the Center

for Power Electronics Systems, Virginia Tech, Blacksburg, VA, USA. He is currently a Professor with the University of Padova.

His main interests include analysis, modeling and analog and digital control of power converters, grid-connected converters for renewable energy systems and microgrids, high-temperature and high-power density power electronics. In these research fields, he has been leading several industrial and government projects.

From 2003 to 2012, he served as an Associate Editor for the IEEE TRANS-ACTIONS ON POWER ELECTRONICS. From 2005 to 2010, he was the Industrial Power Converter Committee's Technical Review Chair for the IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS. For terms 2003–2006 and 2006–2009, he was also a member-at-large of the IEEE Power Electronics Society's Administrative Committee. He also received in 2005, 2006, and 2011 the Prize Paper Award in the IEEE TRANSACTIONS ON POWER ELECTRONICS, and in 2007, the 2nd Prize Paper Award at the IEEE Industry Application Annual Meeting.



**Dushan Boroyevich** (S'81–M'86–SM'03–F'06) received the Dipl. Ing. degree from the University of Belgrade, Belgrade, Serbia, in 1976, the M.S. degree from the University of Novi Sad, Novi Sad, Serbia, in 1982, and the Ph.D. degree, in 1986, from Virginia Polytechnic Institute and State University (Virginia Tech), Blacksburg, VA, USA.

From 1986 to 1990, he was an Assistant Professor and the Director of the Power and Industrial Electronics Research Program, Institute for Power and Electronic Engineering, University of Novi Sad, and

later, became the Head of the Institute. He then joined the Bradley Department of Electrical and Computer Engineering, Virginia Tech as an Associate Professor, where he is currently the American Electric Power Professor at the Department and a Codirector of the Center for Power Electronics Systems. His research interests include multiphase power conversion, electronic power distribution systems, power electronics systems modeling and control, and integrated design of power converters.

Dr. Boroyevich was the President of the IEEE Power Electronics Society for 2011–12. He received the IEEE William E. Newell Power Electronics Technical Field Award, and is a Member of the US National Academy of Engineering.



high power converters.

Zhiyu Shen (S'11–M'13) received the B.S. and M.S. degrees in electrical engineering from Tsinghua University, Beijing, China, and the Ph.D. degree in electrical engineering from Virginia Tech, Blacksburg, VA, USA, in 2004, 2007, and 2013, respectively.

He is currently a Research Scientist at the Center for Power Electronics System, Virginia Tech. His research interests include three-phase ac system impedance measurement; three-phase ac system small signal stability, high-frequency high-density converter design and control system architecture in